Arteris and Duolog streamline SoC integration design flow
- Arteris
- 3 min read
Duolog chip integration platform provides system-level and software views of Arteris network-on-chip (NoC) architectures
SAN JOSE, Calif. – June 15, 2009 – Arteris Inc, the leading developer of Network on Chip (NoC) solutions and Duolog, a provider of SoC integration tools, today announced the integration of Duolog design tools with Arteris’ NoC solution to provide designers a more streamlined and efficient way to integrate multiple semiconductor intellectual property (IP) blocks on a single system on ship (SoC) device. The integration leverages Arteris’ NoC solution for enabling high-performance on-chip interconnect and communications, and Duolog’s Socrates™ Chip Integration Platform, which is a suite of tools for capturing, viewing and validating various elements of the infrastructure of complex SoCs.
The integration uses the industry standard IP-XACT format, a standard way to describe and handle IP from multiple sources. Using the Arteris NoCcompilerTM tool, SoC designers can quickly configure, instantiate, and connect NoC IP units to generate specific NoC instance(s), including full RTL and verification infrastructures. As part of this NoC IP instance generation, NoCcompiler generates an IP-XACT description which includes high-level interfaces, ports and memory map data.
The Duolog system uses the IP-XACT description to allow designers to capture the software view of the system from low-level IP registers and bitfields to the full systemlevel memory map. Its Socrates Bitwise™ register management tool not only captures the complete memory map infrastructure but provides real-time views from any point on the memory map. It generates a wide range of collateral including documentation, hardware design and verification infrastructures and software API models.